

# 2.5 AMP ISODRIVER WITH OPTO INPUT

hysteresis

effects

24 V

+125 °C

Cost-effective

UPS systems

Motor control drives

Under-voltage lockout protection with

Resistant to temperature and aging

Gate driver supply voltage: 8 V to

Pb-Free and RoHS Compliant

Operating temperature range: -40 to

#### Features

- Upgrade for HCPL 3120, TLP250, and similar opto-drivers
- 50 ns propagation delay (independent of input drive current)
- 14x tighter part-to-part matching versus opto-drivers
- 600 VDC (2.5 kV<sub>RMS</sub>) output-to-input 
   differential voltage
- 35 kV/s common-mode transient immunity

#### Applications

- IGBT/ MOSFET gate drives
- Industrial control systems
- Switch mode power supplies

#### Description

The Si8220 is a high-performance, pin-compatible upgrade for optocoupled drivers, such as the HCPL-3120. It utilizes Silicon Laboratories' proprietary silicon isolation technology, which provides 600 Vdc (2.5 kVac<sub>RMS</sub>) withstand voltage per UL1577. This technology enables higher performance, reduced variation with temperature and age, tighter part-to-part matching, and superior common-mode rejection compared to opto-isolated drivers. While the input circuit mimics the characteristics of an LED, less drive current is required, resulting in increased efficiency. Propagation delay time is independent of input drive current, resulting in consistently short propagation time, tighter unit-to-unit variation, and greater input circuit design flexibility.





#### Patent pending



# TABLE OF CONTENTS

| 1. Electrical Specifications                                         | 4 |
|----------------------------------------------------------------------|---|
| 2. Test Circuits                                                     |   |
| 3. Overview                                                          |   |
| 4. Technical Description                                             |   |
| 4.1. Device Behavior                                                 |   |
| 4.2. Device Startup                                                  | 8 |
| 4.3. Under Voltage Lockout (UVLO)                                    |   |
| 5. Applications                                                      |   |
| 5.1. Power Supply Connections                                        |   |
| 5.2. Layout Considerations                                           |   |
| 5.3. Power Dissipation Considerations                                |   |
| 5.4. Input Circuit Design                                            |   |
| 5.5. Parametric Differences between Si8220 and HCPL-3120 Opto Driver |   |
| 6. Regulatory Information                                            |   |
| 7. Pin Descriptions: Si8220                                          |   |
| 8. Ordering Guide                                                    |   |
| 9. Package Outline: 8-Pin PDIP                                       |   |
| Notes:                                                               |   |
| Contact Information                                                  |   |



# 1. Electrical Specifications

### Table 1. Absolute Maximum Ratings\*

| Parameter                                                                                      | Conditions          | Min  | Тур | Max                   | Units           |
|------------------------------------------------------------------------------------------------|---------------------|------|-----|-----------------------|-----------------|
| Storage temperature                                                                            | T <sub>STG</sub>    | -65  |     | +150                  | °C              |
| Ambient temperature under bias                                                                 |                     | -40  | —   | +125                  | °C              |
| Supply voltage                                                                                 |                     | -0.6 | —   | 30                    | V               |
| Input voltage                                                                                  |                     | -0.5 | —   | V <sub>DD</sub> + 0.5 | V               |
| Lead solder temperature (10 s)                                                                 | IF <sub>(AVG)</sub> | —    | —   | 260                   | °C              |
| Maximum isolation voltage                                                                      | $(V_{DD} - V_{SS})$ | —    | —   | 3,000                 | V <sub>DC</sub> |
| *Note: Permanent device damage may occur if t<br>restricted to the conditions specified in the |                     | •    |     | onal operatior        | n should be     |

#### Table 2. Electrical Characteristics

 $V_{DD}$  = 12 V,  $V_{SS}$  = GND,  $T_A$  = –40 to +125 °C; typical specs at 25 °C.

| Parameter                          | Symbol              | Test Conditions                                                          | Min  | Тур            | Max  | Units |
|------------------------------------|---------------------|--------------------------------------------------------------------------|------|----------------|------|-------|
| DC Specifications                  |                     |                                                                          |      | 1              |      | 1     |
| Power supply voltage               | V <sub>DD</sub>     | $(V_{DD} - V_{EE})$                                                      | 8    | —              | 24   | V     |
| Input current (ON)                 | I <sub>F(ON)</sub>  |                                                                          | 5    | —              | 10   | mA    |
| Input voltage (OFF)                | V <sub>F(OFF)</sub> | Measured at ANODE with respect to CATHODE.                               | -0.6 | _              | 1.6  | V     |
| Input forward voltage              | V <sub>F</sub>      | Measured at ANODE with<br>respect to CATHODE.<br>I <sub>F</sub> = 5 mA.  | 1.7  | _              | 2.8  | V     |
| Output resistance high             | RoH                 |                                                                          | —    | 2.7            | _    | Ω     |
| Output resistance low              | RoL                 |                                                                          | _    | 1.0            |      | 52    |
| Output high current                | I <sub>OH</sub>     | I <sub>F</sub> = 0, Figure A2                                            |      | 1.5            | _    | А     |
| Output low current                 | I <sub>OL</sub>     | I <sub>F</sub> = 10 mA, Figure A1                                        | _    | 2.5            | _    | А     |
| High-level output voltage          | V <sub>OH</sub>     | l <sub>OUT</sub> = –100 mA                                               | _    | $V_{DD} - 0.3$ |      | V     |
| Low-level output voltage           | V <sub>OL</sub>     | V <sub>SS</sub> = GND                                                    | —    | 0.1            | —    | V     |
| High level supply current          |                     | Output open I <sub>F</sub> = 10 mA                                       | —    | 5              | _    | mA    |
| Low level supply current           |                     | Output open<br>$V_F = -0.6$ to +1.6 V                                    | _    | 5              | —    | mA    |
| Input reverse breakdown<br>voltage | BV <sub>R</sub>     | I <sub>R</sub> = 10 μA.<br>Measured at ANODE with<br>respect to CATHODE. | -0.5 | _              | -0.8 | V     |
| Input capacitance                  | C <sub>IN</sub>     |                                                                          | _    | 20             |      | pF    |



# Table 2. Electrical Characteristics (Continued) $V_{DD}$ = 12 V, $V_{SS}$ = GND, $T_A$ = -40 to +125 °C; typical specs at 25 °C.

| Parameter                                              | Symbol                          | Test Conditions                             | Min | Тур | Max | Units |
|--------------------------------------------------------|---------------------------------|---------------------------------------------|-----|-----|-----|-------|
| Undervoltage threshold – $V_{DD}$                      | V <sub>DDUV+</sub>              | V <sub>DD</sub> rising                      | 8   | 9   | 10  | V     |
| Undervoltage threshold<br>hysteresis – V <sub>DD</sub> | V <sub>DDHYS</sub>              | V <sub>DD</sub> falling                     | _   | 500 | _   | mV    |
| AC Specifications                                      |                                 |                                             |     |     |     |       |
| Propagation delay time to<br>high output level         | t <sub>PLH</sub>                | CL = 2000 pF                                |     | _   | 50  | ns    |
| Propagation delay time to low output level             | t <sub>PHL</sub>                | CL = 2000 pF                                |     | _   | 50  | ns    |
| UVLO turn-on delay                                     | t <sub>UVLO ON</sub>            |                                             |     | —   | 50  |       |
| UVLO turn-off delay                                    | t <sub>UVLO OFF</sub>           |                                             | —   | —   | 50  | ns    |
| Output rise and fall time                              | t <sub>R</sub> , t <sub>F</sub> | CL = 200 pF                                 | —   | —   | 20  | ns    |
| Device start-up time                                   | t <sub>START</sub>              | Time from<br>$V_{DD} = V_{DD_UV+}$ to $V_O$ |     | —   | 2   | μs    |



### 2. Test Circuits











### 3. Overview

The Si8220 is a pin-compatible upgrade for popular opto-isolated drivers, such as the HP/Agilent/Avago HCPL-3120, Toshiba TLP250, and others. These products utilize Silicon Laboratories' proprietary silicon isolator technology, enabling fast propagation time while withstanding 600 VDC (2.5 kV<sub>RMS</sub>) from the input to output. The operation of this isolator is analogous to that of an opto-coupler, except that an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. As shown in Figure 3, an isolation channel consists of an RF transmitter and receiver separated by an RF transformer.



Figure 3. Isolator Operation

Input "A" turns the RF carrier on when high and off when low. The carrier is transmitted through the RF transformer to the output side demodulator, which consists of a receiver tuned to the carrier frequency. The demodulator asserts output "B" when sufficient in-band energy is detected. The driver output state follows that of output B.



### 4. Technical Description

### 4.1. Device Behavior

Truth tables for the Si8220 are summarized in Table 3.

| Cathode       | Anode       | Diode Current (I <sub>F</sub> ) | V <sub>DD</sub> | VO   | Comments          |
|---------------|-------------|---------------------------------|-----------------|------|-------------------|
| Х             | Х           | Х                               | < UVLO          | Hi-Z | Device turned off |
| Hi-Z          | Х           | 0                               | > UVLO          | L    | Logic low state   |
| Х             | Hi-Z        | 0                               | > UVLO          | L    | Logic low state   |
| GND           | GND         | 0                               | > UVLO          | L    | Logic low state   |
| VF            | VF          | 0                               | > UVLO          | L    | Logic low state   |
| GND1          | VF          | < I <sub>F(ON)</sub>            | > UVLO          | L    | Logic low state   |
| GND1          | VF          | ≥ I <sub>F(ON)</sub>            | > UVLO          | Н    | Logic high state  |
| Note: "X" = 0 | don't care. |                                 |                 |      | ·                 |

### Table 3. Si8220 Truth Table Summary

### 4.2. Device Startup

Output V<sub>O</sub> is held low during power-up until V<sub>DD</sub> rises above the UVLO threshold for a minimum time period of  $t_{\text{START}}$ . Following this, the output is high when the current flowing from anode to cathode is > I<sub>F(ON)</sub>. Device startup, normal operation, and shutdown behavior is shown in Figure 4.







### 4.3. Under Voltage Lockout (UVLO)

The UVLO circuit unconditionally drives V<sub>O</sub> low when V<sub>DD</sub> is below the lockout threshold. Referring to Figure 5, upon power up, the Si8220 is maintained in UVLO until V<sub>DD</sub> rises above V<sub>DDUV+</sub>. During power down, the Si8220 enters UVLO when V<sub>DD</sub> falls below the UVLO threshold plus hysteresis (i.e., V<sub>DD</sub>  $\leq$  V<sub>DDUV+</sub> – V<sub>DDHYST</sub>).





### 5. Applications

### 5.1. Power Supply Connections

 $V_{SS}$  can be biased at, above, or below ground as long as the voltage on  $V_{DD}$  with respect to  $V_{SS}$  is a maximum of 24 V.  $V_{DD}$  decoupling capacitors should be placed as close to the package pins as possible. The optimum values for these capacitors depend on load current and the distance between the chip and its power source. A minimum 1  $\mu$ F capacitor is recommended.

### 5.2. Layout Considerations

It is most important to minimize ringing in the drive path and noise on the  $V_{DD}$  lines. Care must be taken to minimize parasitic inductance in these paths by locating the Si8220 as close to the device it is driving as possible. In addition, the  $V_{DD}$  supply and ground trace paths must be kept short. For this reason, the use of power and ground planes is highly recommended. A split ground plane system having separate ground and  $V_{DD}$  planes for power devices and small signal components provides the best overall noise performance.

### 5.3. Power Dissipation Considerations

Proper system design must assure that the Si8220 operates within safe thermal limits across the entire load range. The Si8220 total power dissipation is the sum of the power dissipated by bias supply current, internal switching losses, and power delivered to the load, as shown in Equation 1.

$$P_{D} = (V_{F})(I_{F}) + (V_{DD})(I_{QOUT}) + (C_{int})(V_{DD}^{2})(F) + 2(C_{L})(V_{DD}^{2})(F)$$

where:

 $P_D$  is the total Si8220 device power dissipation (W)

I<sub>F</sub> is the diode current (10 mA max)

V<sub>F</sub> is the diode anode voltage (2.8 V max)

I<sub>QOUT</sub> is the driver maximum bias curent (5 mA)

Cint is the internal parasitic capacitance (370 pF)

V<sub>DD</sub> is the driver-side supply voltage (24 V max)

F is the switching frequency (Hz)

#### Equation 1.

The maximum allowable power dissipation for the Si8220 is a function of the package thermal resistance, ambient temperature, and maximum allowable junction temperature, as shown in Equation 2.

$$P_{D(MAX)} \le \frac{T_{jmax} - T_A}{\theta_{ja}}$$
  
where:

P<sub>D(MAX)</sub> is the maximum allowable Si8220 device power dissipation (W)

T<sub>imax</sub> is the Si8220 maximum junction temperature (145 °C)

T<sub>A</sub> is the ambient temperature (°C)

 $\theta_{ja}$  is the Si8220 package junction-to-air thermal resistance (125 °C/W)

#### Equation 2.

Substituting values for P<sub>D(MAX)</sub>, T<sub>jmax</sub>, T<sub>A</sub>, and  $\theta_{ja}$  into Equation 2 results in a maximum allowable total power dissipation of 0.95 W. The maximum allowable load is found by substituting this limit and the appropriate datasheet values from Table 2 on page 4 into Equation 1 and simplifying. The result is Equation 3, where V<sub>F</sub> = 2.8 V, I<sub>F</sub> = 10 mA, and V<sub>DD</sub> = 18 V.



$$C_{L(max)} = \frac{1.35 \times 10^{-3}}{F} - 1.85 \times 10^{-10}$$

where:

 $C_{L(max)}$  is the maximum load (pF) allowable at switching frequency F

#### Equation 3.

A graph of Equation 3 is shown in Figure 6. Each point along the load line in this graph represents the package dissipation-limited value of  $C_L$  for the corresponding switching frequency.



Figure 6. Maximum Load vs. Switching Frequency



### 5.4. Input Circuit Design

Opto driver manufacturers typically recommend the circuits shown in Figures 7 and 8. These circuits are specifically designed to improve opto-coupler input common-mode rejection and increase noise immunity.









The optically-coupled driver circuit of Figure 7 turns the LED on when the control input is high. However, internal capacitive coupling from the LED to the power and ground conductors can momentarily force the LED into its off state when the anode and cathode inputs are subjected to a high common-mode transient. The circuit shown in Figure 8 addresses this issue by using a value of R1 sufficiently low to overdrive the LED, ensuring it remains on during an input common-mode transient. Q1 shorts the LED off in the low output state, again increasing common-mode transient immunity. Some opto driver applications also recommend reverse-biasing the LED when the control input is off to prevent coupled noise from energizing the LED.



The Si8220 can be used with the input circuits shown in Figures 7 and 8; however, some applications will require increasing the value of R1 in order to limit  $I_F$  to a maximum of 10 mA. The Si8220 propagation delay and output drive do not change for values of  $I_F$  between  $I_{F(MIN)}$  and  $I_{F(MAX)}$ . New designs should consider the input circuit configurations of Figure 9, which are more efficient than those of Figures 7 and 8. As shown, S1 represents any suitable switch, such as a BJT or MOSFET, analog transmission gate, processor I/O, etc. Also, note that the Si8220 input can be driven from the I/O port of any MCU or FPGA capable of sourcing a minimum of 5 mA (see Figure 9C).



Figure 9. Si8220 Other Input Circuit Configurations



### 5.5. Parametric Differences between Si8220 and HCPL-3120 Opto Driver

The Si8220 is designed to directly replace HCPL-3120 and similar opto drivers. Parametric differences are summarized in Table 4 below.

| Parameter                                            | Si8220       | HCPL-3120    | Units |
|------------------------------------------------------|--------------|--------------|-------|
| Max supply voltage                                   | 24           | 30           | V     |
| ON state forward input current                       | 5 to 10      | 7 to 16      | mA    |
| OFF state input voltage                              | -0.6 to +1.6 | -0.3 to +0.8 | V     |
| Max reverse input voltage (I <sub>R</sub> = –10 µA)  | -0.5 to -0.8 | -5           | V     |
| UVLO threshold (rising)                              | 8.0 to 10.0  | 13.5 to 11.0 | V     |
| UVLO threshold (falling)                             | 9.3 to 7.3   | 12.0 to 9.7  | V     |
| UVLO hysteresis                                      | 0.5          | 1.6          | V     |
| Rise/fall time into 10 $\Omega$ in series with 10 nF | TBD          | 100          | ns    |

| Table 4. Parametric Differences | of Si8220 vs. | HCPL-3120 |
|---------------------------------|---------------|-----------|
|---------------------------------|---------------|-----------|

#### 5.5.1. Supply Voltage and UVLO

The supply voltage of the Si8220 is limited to 24 V, and the UVLO voltage thresholds are scaled accordingly. This will not be an issue for opto replacement applications operating with supply voltages of 24 V and below.

#### 5.5.2. Input Diode Differences

The Si8220 input circuit requires less current and has twice the off-state noise margin compared to opto drivers. However, high CMR opto driver designs that overdrive the LED (see Figure 8) may require increasing the value of R1 to limit input current to 10 mA max. In addition, there is no benefit in driving the Si8220 input diode into reverse bias when in the off state. Consequently, opto driver circuits using this technique should either leave the negative bias circuitry unpopulated or modify the circuitry (e.g. add a clamp diode) to ensure that the anode pin of the Si8220 is no more than -0.8 V with respect to the cathode when reverse-biased.



# 6. Regulatory Information

#### Table 5. Regulatory Information

| • | _ |
|---|---|

The Si8220 is certified under the UL1577 component recognition program to provide basic insulation to 2500 V<sub>RMS</sub> (1 minute). It is production tested at  $\geq$  3000 V<sub>RMS</sub> for 1 second. For more details, see File TBD.

#### Table 6. Insulation and Safety-Related Specifications

| Symbol          | Test Condition                                         | Value                                                            | Unit                                                                                                                                               |
|-----------------|--------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| L(IO1)          |                                                        | 7.1                                                              | mm                                                                                                                                                 |
| L(IO2)          |                                                        | 7.4                                                              | mm                                                                                                                                                 |
|                 |                                                        | TBD                                                              | mm                                                                                                                                                 |
| R <sub>IO</sub> |                                                        | 10 <sup>12</sup>                                                 | Ω                                                                                                                                                  |
| C <sub>IO</sub> | f = 1 MHz                                              | TBD                                                              | pF                                                                                                                                                 |
| Cl              |                                                        | TBD                                                              | pF                                                                                                                                                 |
|                 | L(IO1)<br>L(IO2)<br>R <sub>IO</sub><br>C <sub>IO</sub> | L(IO1)<br>L(IO2)<br>R <sub>IO</sub><br>C <sub>IO</sub> f = 1 MHz | L(IO1)         7.1           L(IO2)         7.4           RIO         TBD           RIO         10 <sup>12</sup> CIO         f = 1 MHz         TBD |

Notes:

1. To determine resistance and capacitance, the Si8220 is converted into a 2-terminal device. Pins 1–4 are shorted together to form the first terminal, and pins 5–8 are shorted together to form the second terminal. The parameters are then measured between these two terminals.

**2.** Measured from input pin to ground.



# 7. Pin Descriptions: Si8220



Figure 10. Pin Configuration

### Table 7. Pin Descriptions

| Pin | Name            | Description                                                                                                                                                             |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | NC              | No connect.                                                                                                                                                             |
| 2   | ANODE           | Anode of LED emulator. $V_O$ follows the signal applied to this input with respect to the CATHODE input.                                                                |
| 3   | CATHODE         | Cathode of LED emulator. $V_O$ follows the signal applied to ANODE with respect to this input.                                                                          |
| 4   | NC              | No connect.                                                                                                                                                             |
| 5   | V <sub>SS</sub> | External MOSFET source connection and ground reference for $V_{DD}$ . This terminal is typically connected to ground but may be tied to a negative or positive voltage. |
| 6   | V <sub>O</sub>  | Output signal. Pins 6 and 7 are connected together internally.                                                                                                          |
| 7   | V <sub>O</sub>  | Output signal. Pins 6 and 7 are connected together internally.                                                                                                          |
| 8   | V <sub>DD</sub> | Output-side power supply input referenced to V <sub>SS</sub> (24 V max).                                                                                                |



# 8. Ordering Guide

| Part Number | Package | Temp Range     |
|-------------|---------|----------------|
| Si8220-B-IP | DIP-8   | –40 to +125 °C |



# 9. Package Outline: 8-Pin PDIP



Figure 11. 8-Pin PDIP

### Table 8. Package Dimensions

| Dimension | MIN  | NOM       | MAX  |
|-----------|------|-----------|------|
| А         | _    | _         | .210 |
| A1        | .015 | —         | _    |
| b         | .014 | .018      | .022 |
| b2        | .045 | .060      | .070 |
| b3        | .030 | .039      | .045 |
| С         | .008 | .010      | .014 |
| D         | .355 | .365      | .400 |
| E         | .300 | .310      | .325 |
| E1        | .240 | .250      | .280 |
| е         |      | .100 BSC. |      |
| eB        | _    | —         | .430 |
| L         | .115 | .130      | .150 |
| aaa       |      | _         | .010 |

1. All dimensions shown are in inches unless otherwise noted.

**2.** Dimensioning and Tolerancing per ANSI Y14.5M-1994.

**3.** This drawing conforms to JEDEC outline MS-001, Variation BA.



# NOTES:



# **CONTACT INFORMATION**

#### Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: PowerProducts@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

The sale of this product contains no licenses to Power-One's intellectual property. Contact Power-One, Inc. for appropriate licenses.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

